• Microelectronics
  • Vol. 52, Issue 1, 87 (2022)
CHEN Long1, LI Jian’er2, LIAO Nan3, XU Yingsen4..., FENG Yong2, LIU Jizhi1, XU Kaikai1 and ZHAO Jianming1|Show fewer author(s)
Author Affiliations
  • 1[in Chinese]
  • 2[in Chinese]
  • 3[in Chinese]
  • 4[in Chinese]
  • show less
    DOI: 10.13911/j.cnki.1004-3365.210227 Cite this Article
    CHEN Long, LI Jian’er, LIAO Nan, XU Yingsen, FENG Yong, LIU Jizhi, XU Kaikai, ZHAO Jianming. A LVTSCR with High Holding Voltage[J]. Microelectronics, 2022, 52(1): 87 Copy Citation Text show less

    Abstract

    The electrostatic discharge (ESD) protection requirements of integrated circuits with operating voltage of 5 V can be met by the trigger voltage of the low-voltage triggering silicon controlled rectifier (LVTSCR), but the LVTSCR’s low holding voltage always lead to severe latch-up. In order to solve the problems of latch-up, the improved LVTSCR was proposed. An N-type heavily doped buried layer was inserted below the N type well, which changed the current flow path after LVTSCR triggered and reduced the accumulation of holes in the substrate. Thereby the Webster effect of the LVTSCR was inhibited and the holding voltage was increased. Sentaurus TCAD simulation results showed that the holding voltage of the proposed device was increased from 2.44 V to 5.57 V without increasing the additional area, which could avoid the latch-up effect of the integrated circuit with the working voltage of 5 V.