• Microelectronics
  • Vol. 51, Issue 3, 374 (2021)
CAO Fuyuan1、2, LIU Yang1, and HUO Zongliang1、2
Author Affiliations
  • 1[in Chinese]
  • 2[in Chinese]
  • show less
    DOI: 10.13911/j.cnki.1004-3365.210005 Cite this Article
    CAO Fuyuan, LIU Yang, HUO Zongliang. Review of Error Mitigation Techniques in NAND Flash Memorys[J]. Microelectronics, 2021, 51(3): 374 Copy Citation Text show less

    Abstract

    NAND flash memory is widely used for data storage due to its high storage density, high throughput, and low power consumption. The three-dimensional (3D) NAND flash and multi-level cell data coding techniques provide higher density and lower cost per bit, but at the expense of storage reliability. NAND controller companies have been employing stronger error-correction-codes (ECC) such as BCH and LDPC codes to correct the data errors in NAND flash. But when error number exceeds ECC’s correction capability, the data errors cannot be corrected by ECC. Therefore, several NAND flash error mitigation techniques have been proposed in previous works as supplementary schemes of ECC. In this paper, an introduction of NAND flash memory basics and error patterns was presented, and a review of state-of-the-art error mitigation techniques was given, which provided a useful reference for designing a more reliable storage system.
    CAO Fuyuan, LIU Yang, HUO Zongliang. Review of Error Mitigation Techniques in NAND Flash Memorys[J]. Microelectronics, 2021, 51(3): 374
    Download Citation