• Microelectronics
  • Vol. 51, Issue 2, 168 (2021)
GUO Liang, ZENG Tao, HUANG Feilin, LEI Langcheng, SU Chen, LIU Fan, and LIU Luncai
Author Affiliations
  • [in Chinese]
  • show less
    DOI: 10.13911/j.cnki.1004-3365.200293 Cite this Article
    GUO Liang, ZENG Tao, HUANG Feilin, LEI Langcheng, SU Chen, LIU Fan, LIU Luncai. A High Speed Sample and Hold Circuit Using Low Threshold Technology[J]. Microelectronics, 2021, 51(2): 168 Copy Citation Text show less

    Abstract

    A high speed sample and hold (S/H) circuit using low threshold technology was presented. Capacitor flip-around architecture was used for S/H circuit. Gate-bootstrapped switch technique was used to improve linearity. Bottom-plate sampling technique was adopted to reduce charge injection effect. The proposed amplifier and the traditional telescopic common-source common-gate amplifier had the same circuit structure. What’s the difference was that the proposed amplifier used a low threshold technology with the advantages of high gain and bandwidth by adopting low threshold device compensation based on a specific process, and it improved the sampling rate of the sample-and-hold circuit. The circuit was designed and fabricated in a 0.18 μm CMOS technology, and the sampling clock frequency was more than 125 MHz. The simulation results showed that SINAD was 90.91 dB, SFDR was 91.45 dBc, and the chip area was 0.8 mm×0.5 mm.
    GUO Liang, ZENG Tao, HUANG Feilin, LEI Langcheng, SU Chen, LIU Fan, LIU Luncai. A High Speed Sample and Hold Circuit Using Low Threshold Technology[J]. Microelectronics, 2021, 51(2): 168
    Download Citation