• Microelectronics
  • Vol. 53, Issue 3, 366 (2023)
GE Binjie1、2, LI Yan1, YU Hang1, MA Siguang3, and XIE Qingguo4、5
Author Affiliations
  • 1[in Chinese]
  • 2[in Chinese]
  • 3[in Chinese]
  • 4[in Chinese]
  • 5[in Chinese]
  • show less
    DOI: 10.13911/j.cnki.1004-3365.220168 Cite this Article
    GE Binjie, LI Yan, YU Hang, MA Siguang, XIE Qingguo. An Asynchronous SAR ADC with Extended Sampling Time[J]. Microelectronics, 2023, 53(3): 366 Copy Citation Text show less

    Abstract

    In conventional SAR ADC, most time of every conversion cycle is used for quantization, and only a little time is left for sampling, thus high driving capability buffer and low Ron sampling switch are indispensable. Otherwise, serious nonlinearity will generate. The proposed time-interleaved sampling architecture could extend the sampling time of SAR ADC to equal to quantization time without reducing the quantization time and conversion rate, thus greatly reducing the power consumption of ADC driver. This paper designed and implemented a 40 Msps 10 bit asynchronous SAR ADC based on Fujitsu 55 nm CMOS technology. The measurement results show the ENOB of the converter is 97 bit.
    GE Binjie, LI Yan, YU Hang, MA Siguang, XIE Qingguo. An Asynchronous SAR ADC with Extended Sampling Time[J]. Microelectronics, 2023, 53(3): 366
    Download Citation