• Microelectronics
  • Vol. 51, Issue 5, 666 (2021)
ZHAO Wenbin, ZHANG Changchun, ZHANG Guanghua, and DONG Shulu
Author Affiliations
  • [in Chinese]
  • show less
    DOI: 10.13911/j.cnki.1004-3365.200569 Cite this Article
    ZHAO Wenbin, ZHANG Changchun, ZHANG Guanghua, DONG Shulu. A 25 Gbit/s CMOS Adaptive Decision Feedback Equalizer[J]. Microelectronics, 2021, 51(5): 666 Copy Citation Text show less

    Abstract

    A 25 Gbit/s adaptive decision feedback equalizer (DFE) with one infinite impulse response (IIR) tap was designed in a 65 nm CMOS technology. In this DFE, a half rate speculative structure consisting of one stacked selector and two latches was adopted to reduce the feedback delay on the critical path. An adaptive engine based on the improved least mean square (LMS) algorithm was employed to improve the convergence of the tap coefficient. An improved fT doubler was used as the output buffer for higher bandwidth and pre-emphasis. The simulation results showed that the DFE could adaptively compensate up to 20 dB channel attenuation at 25 Gbit/s signal rate while its output jitter was less than 10 ps. The average power consumption of the whole circuit was about 120.5 mW at differential process corners from a voltage supply of 1.2 V.
    ZHAO Wenbin, ZHANG Changchun, ZHANG Guanghua, DONG Shulu. A 25 Gbit/s CMOS Adaptive Decision Feedback Equalizer[J]. Microelectronics, 2021, 51(5): 666
    Download Citation