• Chinese Journal of Quantum Electronics
  • Vol. 32, Issue 5, 600 (2015)
Jie YANG1、*, Qimei TANG2, Fulong CHEN1, Xuemei QI2, and Heping YE2
Author Affiliations
  • 1[in Chinese]
  • 2[in Chinese]
  • show less
    DOI: 10.3969/j.issn.1007-5461. 2015.05.014 Cite this Article
    YANG Jie, TANG Qimei, CHEN Fulong, QI Xuemei, YE Heping. Design of fault tolerant universal shift register using reversible logic[J]. Chinese Journal of Quantum Electronics, 2015, 32(5): 600 Copy Citation Text show less

    Abstract

    In order to make the computing system with low power consumption and fault-tolerant ability, a fault-tolerant universal shift register was designed using reversible logic. A new reversible fault-tolerant gate named Parity preserving D flip- flop gate (PP- DFG) was proposed. Some circuits such as register and multiplexer were designed using PP- DFG and existing gates. Based on the above modules, the fault-tolerant reversible universal shift register was built. It was modeled in Verilog hardware description language for verification. Simulation results indicate that its logic structure is correct. Compared with the existing ones in terms of quantum cost, delay and garbage outputs, the proposed circuit not only supports fault-tolerant but also has 16%~48% performance improvement. This circuit can be used as an important storage element applied in future low-power computing system.
    YANG Jie, TANG Qimei, CHEN Fulong, QI Xuemei, YE Heping. Design of fault tolerant universal shift register using reversible logic[J]. Chinese Journal of Quantum Electronics, 2015, 32(5): 600
    Download Citation