• Microelectronics
  • Vol. 53, Issue 1, 89 (2023)
DENG Han1, WEI Xueming1, YIN Renchuan1, XIONG Xiaohui1..., JIANG Li1 and HOU Linli2|Show fewer author(s)
Author Affiliations
  • 1[in Chinese]
  • 2[in Chinese]
  • show less
    DOI: 10.13911/j.cnki.1004-3365.220056 Cite this Article
    DENG Han, WEI Xueming, YIN Renchuan, XIONG Xiaohui, JIANG Li, HOU Linli. A Wideband Low Jitter PLL Clock with Adaptive Reconfigurable Charge Pump[J]. Microelectronics, 2023, 53(1): 89 Copy Citation Text show less

    Abstract

    In order to meet the sampling requirements of serial transceiver data with different rates, a wideband low jitter PLL clock was designed based on the reconfigurable charge pump array. To realize low jitter clock output with wide frequency range, the output current of the charge pump array was adaptively matched according to the PLL frequency-multiplier factor. The PLL was designed in a 40 nm CMOS process, and the area was 367*569 μm2. The experimental results show that the tuning range of the PLL is 1~4 GHz, the clock output RMS jitter is 3.01 ps@1.25 GHz and 3.98 ps@4 GHz, and the peak-peak jitter is less than 0.1UI.
    DENG Han, WEI Xueming, YIN Renchuan, XIONG Xiaohui, JIANG Li, HOU Linli. A Wideband Low Jitter PLL Clock with Adaptive Reconfigurable Charge Pump[J]. Microelectronics, 2023, 53(1): 89
    Download Citation