• Chip
  • Vol. 3, Issue 2, 100094 (2024)
Zhenyun Tang1,2, Zhe Wang2,3, Zhigang Song1,2,*, and Wanhua Zheng1,2,**
Author Affiliations
  • 1Laboratory of Solid-State Optoelectronics Information Technology, Institute of Semiconductors, Chinese Academy of Sciences, Beijing 100083, China
  • 2University of Chinese Academy of Sciences, Beijing 100049, China
  • 3State Key Laboratory of Superlattices and Microstructures, Institute of Semiconductors, Chinese Academy of Sciences, Beijing 100083, China
  • show less
    DOI: 10.1016/j.chip.2024.100094 Cite this Article
    Zhenyun Tang, Zhe Wang, Zhigang Song, Wanhua Zheng. Silicon cross-coupled gated tunneling diodes[J]. Chip, 2024, 3(2): 100094 Copy Citation Text show less

    Abstract

    Tunneling-based static random-access memory (SRAM) devices have been developed to fulfill the demands of high density and low power, and the performance of SRAMs has also been greatly promoted. However, for a long time, there has not been a silicon based tunneling device with both high peak valley current ratio (PVCR) and practicality, which remains a gap to be filled. Based on the existing work, the current manuscript proposed the concept of a new silicon-based tunneling device, i.e., the silicon cross-coupled gated tunneling diode (Si XTD), which is quite simple in structure and almost completely compatible with mainstream technology. With technology computer aided design (TCAD) simulations, it has been validated that this type of device not only exhibits significant negative-differential-resistance (NDR) behavior with PVCRs up to 106, but also possesses reasonable process margins. Moreover, SPICE simulation showed the great potential of such devices to achieve ultralow-power tunneling-based SRAMs with standby power down to 10-12 W.
    Zhenyun Tang, Zhe Wang, Zhigang Song, Wanhua Zheng. Silicon cross-coupled gated tunneling diodes[J]. Chip, 2024, 3(2): 100094
    Download Citation