文章编号: 1001 - 9014(2019)03 - 0310 - 06 DOI:10.11972/j.issn.1001-9014.2019.03.009 # Cavity-backed on-chip patch antenna in 0.13 µm SiGe BiCMOS technology XIAO Jun<sup>1,2</sup>, LI Xiu-Ping<sup>1,2\*</sup>, QI Zi-Hang<sup>1,2</sup>, ZHU Hua<sup>1,2</sup>, FENG Wei-Wei<sup>1,2</sup> - (1. School of Electronic Engineering, University of Posts and Telecommunications, Beijing, China, 100876; - Beijing Key Laboratory of Work Safety Intelligent Monitoring (Beijing University of Posts and Telecommunications), Beijing 100876, China) **Abstract:** This letter presents a 340 GHz cavity-backed on-chip patch antenna design and fabrication using standard 0.13 $\mu m$ SiGe BiCMOS technology. The patch placed at AM layer is fed by a stripline at LY layer through via holes from LY to AM layer. The via holes are built between the top metal layer (AM layer) and the ground plane (M1 layer) to form a cavity which improves the impedance matching bandwidth and the radiation performances of the antenna. The proposed antenna shows a simulated impedance bandwidth of 9.2 GHz from 335.6 to 344.8 GHz for $S_{11}$ less than -10 dB. The simulated gain of the antenna at 340 GHz is 3.2 dBi. The total area of the antenna is $0.5 \times 0.56$ mm<sup>2</sup>. **Key words:** 0.13 μm SiGe BiCMOS technology, cavity backed, patch antenna, on-chip antenna **PACS:** 84.40. Ba, 84.40. Az, 84.35. +i, 02.10. Yn ## 基于 0.13 μm SiGe BiCMOS 工艺的在片背腔贴片天线 肖 军<sup>1,2</sup>, 李秀萍<sup>1,2</sup>\*, 齐紫航<sup>1,2</sup>, 朱 华<sup>1,2</sup>, 冯魏巍<sup>1,2</sup> (1.北京邮电大学电子工程学院,北京 100876; 2.北京安全生产智能监控北京市重点实验室,北京 100876) 摘要:提出了一款基于 $0.13~\mu m$ SiGe BiCMOS 工艺设计、加工的 340~GHz 在片背腔贴片天线. 辐射贴片位于 AM 金属层,带状线馈线置于 LY 金属层并通过连接 AM 金属层和 LY 金属层的金属化通孔对辐射贴片馈电. 通过设计连接 AM 金属层和 M1 金属层的金属化通孔形成谐振腔体展宽了天线阻抗带宽、提升了天线辐射性能. 天线的仿真阻抗带宽( $S_{11} \le -10~dB$ )为 9.2~GHz( $335.6 \sim 344.8~GHz$ ). 天线在 340~GHz处的仿真增益为 3.2~dBi. 天线的整体尺寸为 $0.5 \times 0.56~mm^2$ . **关 键 词:**0.13 μm SiGe BiCMOS 工艺; 背腔; 贴片天线; 在片天线 中图分类号:TN827 + .3 文献标识码:A ## Introduction In recent years, with the high development of CMOS and BiCMOS integrated circuit (IC) technologies, silicon-based ICs at mm-wave and THz frequencies have opened up opportunities for many applications such as sensing, short range imaging and medical applications<sup>[1]</sup>. As the key component in a communication system, an antenna has independent properties that affect the system as a whole<sup>[2]</sup>. Fully integrated on chip anten- nas (OCAs) can eliminate the need for off-chip connection and packaging processes, which would introduce extra loss and make the overall size bulky $^{[3]}$ . Moreover, fully integrated OCAs reduce the overall form-factor of the system, and facilitate assembly as high precision mm-wave interconnects are eliminated $^{[4]}$ . Many CMOS/BiC-MOS OCAs have been fabricated and studied based on slot, dipole, folded dipole, Yagi, patch and inverted- $F^{[5-10]}$ . However, most OCAs perform poor radiation efficiency due to the low resistivity and high permittivity of the lossy silicon substrate. Several techniques have been Received date: 2018- 10- 15, revised date: 2018- 12- 19 收稿日期:2018- 10- 15, 修回日期:2018- 12- 19 Foundation items: Supported by the National Natural Science Foundation of China (61601050); the project (6140135010116DZ08001, 6140518040116DZ02001) Biography: Xiao Jun (1986-), male, Hubei, doctor. Research area involves Millimeter wave and Terahertz antenna array. E-mail: xiaojun19861986@163.com \* Corresponding author: E-mail: xpli@ bupt. edu. cn reported to improve the radiation performance of OCAs, including micromachining, dielectric resonators antennas (DRAs), artificial magnetic conductor (AMC) concept. However, these design methods increase the design complexity and are usually costly. Substrate integrated waveguide (SIW) technique has been widely used in printed circuit board antenna designs. SIW cavity-backed antenna is a good candidate for silicon-based integrated systems [3]. In Ref. [3], a 340 GHz single antenna and a 2 $\times$ 2 antenna array are designed using SIW cavity-backed slot-loaded magnetic loop structure in 0.13 $\mu m$ SiGe BiCMOS technology. The maximum gains of the antenna element and array are 3.3dBi and 7.7 dBi, respectively. In Ref. [11], an SIW slot antenna is designed in 0.13 $\mu m$ SiGe BiCMOS technology and achieves a gain of -0.5 dBi at 410 GHz. In this paper, a 340-GHz cavity-backed on-chip patch antenna is presented. The proposed antenna is fabricated using standard 0. 13- $\mu$ m SiGe BiCMOS technology without any postprocesses. The patch is fed by a strip line placed at LY layer and some rows of vias from LY to AM layer. A backed cavity is designed to improve the impedance bandwidth and the radiation performances of the antenna. The cavity is formed by the top metal layer (AM) connected to the bottom metal layer (M1) through vias in between. The proposed antenna shows a simulated impedance bandwidth of 9.2 GHz from 335.6 to 344.8 GHz for S<sub>11</sub> less than -10 dB. The simulated gain of the antenna at 340 GHz is 3.2 dBi. ## 1 Antenna Design Fig. 1 illustrates the chip environment used in this design. There are seven metal layers over the silicon substrate. The inter-metal dielectric is SiO<sub>2</sub> with a relative permittivity of 4.1 and a loss tangent of 0.0023 at 340 GHz<sup>[12]</sup>. The total thickness from the top metal layer (AM) to the bottom metal layer (M1) is around 17.12 $\mu m$ . The silicon substrate has the thickness of 250 $\mu m$ . Above AM, there is a passivation layer with a thickness of 4.3 µm. The geometry of the proposed OCA is presented in Fig. 2. The patch is placed on the topmost metal layer (AM). An annular ring slot is etched on AM layer. The M1 layer is used as ground plane. A coplanar waveguide (CPW) structure is designed for antenna measurement. The feeding strip line placed at LY layer is connected to the CPW input by a transition as shown in Fig. 2 (c). At the end of the strip line, eleven rows of vias from LY to AM are designed to feed the patch, which improves the impedance matching of the antenna. The SIW cavity is formed by the top metal layer (AM) connected to the bottom metal layer (M1) through vias in between. Fig. 3 illustrates three different antennas: (1): patch antenna; (2): patch antenna with annular slot; (3): patch antenna with annular slot and backed cavity (proposed antenna). The simulated results of reflection coefficient for these three antennas are shown in Fig. 4. It can be observed that another higher resonant frequency at 343. 7 GHz is generated by introducing the SIW backed cavity structure. The additional higher frequency resonance, in combination with the original lower one at Fig. 1 Lateral view of chip environment 图 1 工艺中的金属和介质结构示意图 Fig. 2 The geometry of the proposed antenna (not to scale), (a) Top view of the antenna, (b) Side view of the antenna, (c) 3-D view of the antenna 图 2 天线结构图(a)俯视图(b)侧视图(c)立体结构图 337.6 GHz of the patch mode, broadens the bandwidth of the antenna. E-field distributions of the proposed antenna at 337.6 GHz, 343.7 GHz are illustrated in Fig. 5. Fig. 5 (a), (c) show the E-field distributions at 337.6 GHz on planes $z=17~\mu m$ and $z=10~\mu m$ , respectively. It is observed that the field distributions at the lower resonant frequency is actually the $TM_{10}$ mode of the patch antenna. Fig. 5(b), (d) show the E-field distributions at 343.7 GHz on planes $z=17~\mu m$ and $z=10~\mu m$ , respectively. The field distributions at the higher resonant frequency is the $TE_{110}$ mode of the cavity. Fig. 3 Three different antennas, (a) Antenna 1: patch antenna, (b) Antenna 2: patch antenna with annular slot, (c) Proposed antenna 图 3 三款不同天线(a)天线 1;贴片天线,(b)天线 2;加载环缝隙的贴片天线,(c)本文中最终设计的背腔贴片天线 Fig. 4 Simulated reflection coefficients of three different antennas 图 4 三款天线的 S<sub>11</sub>仿真结果 The width of the cavity $W_{SIW}$ and the gap between annular ring slot and SIW side wall along x-direction $L_{WS}$ are two key parameters for tuning the antenna. Fig. 6 (a) and (b) present the behaviors of the two resonances as $W_{\mathit{SIW}}$ and $L_{\mathit{WS}}$ change, respectively. As shown in Fig. 6 (a), the higher resonant frequency shifts down to lower frequency while $W_{\it SNW}$ increases ( other parameters keeping unchanged), which degrades the impedance matching at the lower resonant frequency. Similar conclusion can be got from Fig. 6 (b) as $L_{WS}$ increases. The above simulated results and analyses prove that we can optimize the dimensions of the backed cavity structure to tune the higher frequency resonance. It's noted that the width of the annular slot $W_g$ is also a key parameter to tune the two resonances and the impedance bandwidth in antenna design. Fig. 5 Simulated E-filed distributions of the proposed antenna, (a) 337. 6 GHz ( $z=17\mu m$ ), (b) 343. 7 GHz( $z=17\mu m$ ), (c) 337. 6 GHz ( $z=10\mu m$ ), (d) 343. 7 GHz ( $z=10\mu m$ ) 图 5 天线电场分布仿真结果(a)337.6 GHz ( $z = 17\mu m$ ),(b)343.7 GHz ( $z = 17\mu m$ ),(c)337.6 GHz ( $z = 10\mu m$ ),(d)343.7 GHz ( $z = 10\mu m$ ) Fig. 6 (a) Reflection coefficients of antennas with different $W_{SIW}$ , (b) Reflection coefficients of antennas with different $L_{WS}$ 图 6 (a) 不同 $W_{SIW}$ 对应天线 $S_{11}$ 仿真结果,(b) 不同 $L_{WS}$ 对应天线 $S_{11}$ 仿真结果 As shown in Fig. 2(c), eleven rows of feeding vias are placed at the end of the feeding stripline to feed the patch. Fig. 7 illustrates the reflection coefficients with and without feeding vias. It is observed that these feeding vias improve the impedance matching of the antenna. It is noted that the positions of two resonances are hardly influenced by the existence of the feeding vias. Fig. 8 shows antennas with N (N=1, 2, 6) rows of feeding vias. The illustration for N=11 can be seen in Fig. 2(c). Antennas with different N are simulated and the simulated reflection coefficient results are shown in Fig. 9. The impedance matching of the antenna improves as the number of rows increases. The optimized dimensions of the proposed antenna are listed in Table 1. Fig. 7 Reflection coefficients of antennas with and without feeding vias 图 7 有、无馈电金属过孔时对应天线的 Su 仿真结果 Fig. 8 Antennas with N rows of feeding vias. (a) N = 1, (b) N = 2, (c) N = 6 图 8 不同金属过孔排数 N 对应示意图(a) N = 1,(b) N = 2,(c) N = 6 Table 1 Optimized dimensions of the proposed antenna (u-nit: μm) ## 表 1 经优化的各天线参数值 (单位: μm) | Parameters | W | L | $W_{SIW}$ | $L_{SIW}$ | $L_{ws}$ | $W_p$ | $W_g$ | $L_e$ | $W_f$ | |------------|-----|-----|-----------|-----------|----------|-------|-------|-------|-------| | Value | 500 | 560 | 455.5 | 429.5 | 109.7 | 200 | 35 | 40 | 8 | Table 2 Performance comparison with reported works Fig. 9 Reflection coefficients of antennas with different rows of feeding vias 图 9 不同金属过孔排数 N 对应天线 S<sub>11</sub> 仿真结果 #### 2 Results and discussions Fig. 10 presents the micrograph of the proposed antenna. The antenna was measured with the setup shown in Fig. 11. The fabricated antenna is measured based on the Cascade Microtech Elite-300 probe station and Keysight PNA-X (N5247A) with the VDI extender providing the signal source from 220 ~330 GHz. Due to the limitations of the highest measurement range of the vector network analyzer (VNA), which reach to 330 GHz, only the frequencies of $S_{11}$ lower than 330 GHz were obtained. The measured and simulated reflection coefficients of the proposed antenna are presented in Fig. 12. It is observed that the simulated -10 dB impedance bandwidth are 9.2 GHz from 335.6 to 344.8 GHz. The measured -10 dB impedance bandwidth starts from 327. 8 GHz while the simulated one starts from 335.6 GHz. Considering such a high operating frequency, a 2.3% deviation of about 7.8 GHz between the simulated starting frequency and the measured starting frequency is acceptable. It can be estimated that the measured result agrees well with the simulated one based on the available data. The discrepancy between the simulated results and measured results mainly results from measurement setup and the deviation of the silicon substrate characteristics setting in the simulation from its actual values. Fig. 13 shows the simulated gain patterns in xoz-plane and yoz-plane at 340 GHz. The simulated gain at 340 GHz is 3. 2 dBi. As shown in Fig. 14, the maximum simulated radiation efficiency is 56.7% at 340 GHz. Fig. 10 Micrograph of the proposed antenna 图 10 天线实物照片 Fig. 11 Schematic diagram of the measurement setup 图 11 天线测试设置示意图 Fig. 12 Measured and simulated reflection coefficients of the proposed antenna 图 12 天线测试与仿真 Su 结果 Table 2 lists the performance comparison of the proposed antenna with the reported works. It can be seen that the proposed antenna enhanced the gain and radiation efficiency using SIW backed cavity without any post process. The proposed antenna also achieves higher gain and radiation efficiency ### 3 Conclusions This paper presents a study of the performance of an on-chip cavity-backed patch antenna designed and fabricated with 0. 13 $\,\mu m$ SiGe BiCMOS process. The square Fig. 13 Simulated gain patterns at 340 GHz of the proposed antenna 图 13 天线在 340 GHz 处的仿真方向图 Fig. 14 Simulated radiation efficiency of the proposed antenna 图 14 天线仿真辐射效率 patch is placed at AM layer fed by a strip line placed at LY layer and some rows of vias from LY to AM layer. An SIW backed cavity is designed to improve the impedance bandwidth and the radiation performances of the antenna. The proposed antenna shows a simulated impedance bandwidth of 9.2 GHz from 335.6 to 344.8 GHz for $S_{11}$ less than -10 dB. The simulated gain of the antenna at 340 GHz is 3.2 dBi. The total area of the antenna is 0.5 $\times 0.56$ mm<sup>2</sup>. #### References - [1] Khamaisi B, Jameson S, Socher E. A 210 ~ 227 GHz Transmitter with integrated on-chip antenna in 90 nm CMOS technology [J]. IEEE Transactions on Terahertz Science and Technology, 2013, 3(2): 141 150. - [2] Bao X Y, Guo Y X, Xiong Y Z. 60 GHz AMC-based circularly polarized on-chip antenna using standard 0.18-\(\mu\)m CMOS technology [J]. IEEE Transactions on Antennas and Propagation, 2012, 60(5): 2234 2241. - [3] Deng X D, Li Y, Wu W, et al. 340 GHz SIW cavity-backed magnetic rectangular slot loop antennas and arrays in silicon technology [J]. IEEE Transactions on Antennas and Propagation, 2015, 63 (12): 5272-5279. - [4] Khan W T, Ulusoy A C, Dufour G, et al. A D-band micromachined end-fire antenna in 130-nm SiGe BiCMOS technology [J]. IEEE Transactions on Antennas and Propagation, 2015, 63(6): 2449 – 2459. (下转第337页) 艺开发的时间和费用,为红外探测器的版图设计提供参考.在刻蚀速度公式和离子阴影效应的共同作用下,碲镉汞的刻蚀轮廓呈 V 形.在获得了其它材料的刻蚀速度之后,还可以对其它材料的离子束刻蚀轮廓进行模拟.对掩膜的刻蚀轮廓演变进行了模拟,并给出了一个优化设计掩膜厚度的例子. #### References - [1] JIA Jia, LIU Shi-Jia, LIU Xiang-Yang, et al. Improving the aspect ratio of ion beam etched trenches in HgCdTe [J]. J. Infrared Millim. Wave (贾嘉,刘诗嘉,刘向阳,等. 离子束刻蚀碲镉汞的沟槽深宽比改进. 红外与毫米波学报),2015,34(3);282-285. - [2] BAKER I M, MAXEY C D. Summary of HgCdTe 2D Array Technology in the U. K [J]. *Journal of Electronic Materials*, 2001, 30(6): 682-689. - [3] BOGOBOYASHCHYY V V, ELIZAROV A I, IZHNIN I I. Conversion of conductivity type in Cu-doped Hg<sub>0</sub>. 8Cd<sub>0</sub>. 2Te crystals under ion beam milling [J]. Semicond. Sci. Technol. 2005, 20: 726 - 732. - [4] ZHOU Wen-hong, YE Zhen-hua, XING Wen, et al. The Study on the Profile of HgCdTe M icro-mesa Arrays Isolated by Dry-etch Process [J]. Laser & Infrared (周文洪, 叶振华, 邢雯, 等. 碲镉汞深微台面列阵干法隔离的轮廓研究. 激光与红外),2006,36(1):1029-1031. - [5] STOLTZ A J, BENSON J D, BOYD P R, et al. The Effect of Electron Cyclotron Resonance Plasma Parameters on the Aspect Ratio of Trenches in HgCdTe [J]. Journal of Electronic Materials, 2003, 32(7): 692 - 697. - [6] LIU Jin-Sheng. Ion beam Technology and Applications [M]. Beijing: National Defense Industry Press(刘金声. 离子束技术及应用. 北京:国防工业出版社), 1995; 267. - [7] YOUNGNER D W, HAYNES C M. Modeling ion beam milling [J]. J. Vac. Sci. Technol. 1982, 21 (2): 677 – 680. - [8] ARNOLD J C, SAWIN H H, DALVIE M, et al. Simulation of surface topography evolution during plasma etching by the method of characteristics [J]. J. Vac. Sci. Technol. 1994, A12(3): 620-635. - [9] BLAUW M A, DRIFT E V, MARCOS G, et al. Modeling - of fluorine-based high-density plasma etching of anisotropic silicon trenches with oxygen sidewall passivation [J]. *Journal of Applied Physics*, 2003, **94**(10):6311-6318. - [10] OSHER S, FEDKIW R P. Level Set Methods: An Overview and Some Recent Results [J]. *Journal of Computational Physics*, 2001, **169**:463-502. - [11] HSIAU Z K, KAN E C, MCVITTIE J P, et al. Robust, Stable, and Accurate Boundary Movement for Physical Etching and Deposition Simulation [J]. *IEEE on Electron Devices*, 1997, 44(9):1375-1385. - [12] HWANG H H, GOVINDAN T R, MEYYAPPAN M. Feature Profile Evolution Simulation Using a Level Set Method [J]. J. Electrochem. Soc, 1999, 146(5):1889-1894. - [13] IM Y H, HAHN Y B, PEARTON S J. Level set approach to simulation of feature profile evolution in a high-density plasma-etching system [J]. *J. Vac. Sci. Technol. B*, 2001, **19**(3):701-710. - [ 14 ] SETHIAN J A, ADALSTEINSSON D. An Overview of Level Set Methods for Etching, Deposition, and Lithography Development [ J ]. *IEEE Trans. Semicon. Manufacturing*, 1997, **10**(1):167-184. - [15] OSHER S, SETHIAN J A. Fronts Propagating with Curvature- Dependent Speed: Algorithms Based on Hamilton-Jacobi Formulations [J]. Journal of Computational Physics, 1988, 79:12-49. - [16] TUDA M, NISHIKAWA K, ONO K. Numerical study of the etch anisotropy in low-pressure, high-density plasma etching [J]. *Journal of Applied Physics*, 1997, 81(2):960 -967. - [17] SMITH R, TAGG M A, Walls J M. Deterministic models of ion erosion, and redeposition [J]. *Vacuum*. 1984, **34** (1-2):175-180. - [18] SAUSSAC J, MARGOT J, CHAKER M. Profile evolution simulator for sputtering and ion-enhanced chemical etching [J]. J. Vac. Sci. Technol. 2009, A27(1): 130-138. - [19] ASTON G, KAUFMAN H R, WILBUR P J. Ion beam Divergence Characteristics of Two-Grid Accelerator Systems. *AIAA Journal*, 1978, **16**(5):516-524. - [20] MITCHELL I M. A toolbox of level set methods (version 1.1) [M/OL]. Department of Computer Science, University of British Columbia, Vancouver, Canada, Tech. Rep. TR-2007-11, June 2007, http://www.cs. ubc. ca/~mitchell/ToolboxLS/toolboxLS.pdf. ## (上接第314页) - [5] Kang K, Lin F J, Pham D D, et al. A 60 GHz OOK receiver with an on-chip antenna in 90 nm CMOS [J]. IEEE Journal of Solid-State Circuits, 2010, 45(9): 1720-1731. - [6] D. Neculoiu, A. Muller, K. Tang, et al. 160 GHz on-chip dipole antenna structure in silicon technology [C]. 2007 International Semiconductor Conference, 2007: 245 – 248. - [7] Ojefors E, Sonmez E, Chartier S, et al. Monolithic integration of a folded dipole antenna with a 24 GHz receiver in SiGe HBT technology [J]. IEEE Transactions on Microwave Theory and Techniques, 2007, 55(7): 1467-1475. - [8] Hsu S S, Wei K C, Hsu C Y, et al. A 60 GHz millimeter-wave CPW-fed Yagi antenna fabricated by using 0. 18-µm CMOS technology [J]. IEEE Electron Device Letters, 2008, 29(6): 625-627. - [9] Seok E, Shim D, Mao C, et al. Progress and challenges towards ter- - ahertz CMOS integrated circuits [J]. *IEEE Journal of Solid-State Circuits*, 2010, **45**(8):1554-1564. - [10] Zhang Y P, Sun M, Guo L H. On-chip antennas for 60 GHz radios in silicon technology [J]. *IEEE Transactions on Electron Devices*, 2005, 52(7):1664-1668. - [11] Hu S, Xiong Y Z, Zhang B, et al. A SiGe BiCMOS transmitter/receiver chipset with on-chip SIW antennas for terahertz applications [J]. IEEE Journal of Solid-State Circuits, 2012, 47 (11): 2654 2664. - [12] Afsar M N, Button K J. Precise millimeter-wave measurements of complex refractive index, complex dielectric permittivity and loss tangent of GaAs, Si, SiO<sub>2</sub>, Al<sub>2</sub>O<sub>3</sub>, BeO, macor, and glass [J]. IEEE Transactions on Microwave Theory and Techniques, 1983, 31 (2):217-223.